summaryrefslogtreecommitdiff
path: root/target-i386/translate.c
diff options
context:
space:
mode:
authorAurelien Jarno <aurelien@aurel32.net>2010-07-01 23:43:34 +0200
committerAurelien Jarno <aurelien@aurel32.net>2010-07-01 23:45:28 +0200
commitafa88c3ae5fb6b2dce4e6221b4cf2664b05adcc5 (patch)
treea191ba5c025fde087f19117c09a421ddc1b9a544 /target-i386/translate.c
parent5c13fdfd03f5763cf7f28978762ba714e2cfeb66 (diff)
downloadqemu-afa88c3ae5fb6b2dce4e6221b4cf2664b05adcc5.tar.gz
target-mips: add Loongson support prefetch
Loongson CPU uses a load to zero register for prefetch. Emulate it as a NOP. Signed-off-by: Aurelien Jarno <aurelien@aurel32.net>
Diffstat (limited to 'target-i386/translate.c')
0 files changed, 0 insertions, 0 deletions