summaryrefslogtreecommitdiff
path: root/target-mips
AgeCommit message (Expand)AuthorFilesLines
2007-04-09Fix CP0_IntCtl handling.ths2-2/+6
2007-04-09Proper handling of reserved bits in the context register.ths1-1/+1
2007-04-09Mark watchpoint features as unimplemented.ths2-3/+9
2007-04-09Catch unaligned sc/scd.ths2-0/+10
2007-04-09Fix exception handling cornercase for rdhwr.ths2-37/+9
2007-04-09Remove bogus mtc0 handling.ths1-10/+0
2007-04-07Unify IRQ handling.pbrook1-0/+2
2007-04-07cpu_get_phys_page_debug should return target_phys_addr_tj_mayer1-2/+2
2007-04-07Implement prefx.ths1-1/+41
2007-04-07Set proper BadVAddress value for unaligned instruction fetch.ths1-1/+2
2007-04-07Actually skip over delay slot for a non-taken branch likely.ths1-2/+2
2007-04-07Fix ins/ext cornercase.ths1-4/+4
2007-04-06Fix handling of ADES exceptions.ths1-1/+3
2007-04-06Save state for all CP0 instructions, they may throw a CPU exception.ths3-16/+45
2007-04-05fix branch delay slot cornercases.ths2-3/+6
2007-04-05Fix rotr immediate ops, mask shift/rotate arguments to their allowedths3-48/+103
2007-04-05Handle EBase properly.ths1-1/+1
2007-04-05Fix RDHWR handling. Code formatting. Don't use *_direct versions to raiseths2-92/+131
2007-04-0564bit MIPS FPUs have 32 registers.ths1-2/+1
2007-04-04Fix code formatting.ths1-66/+66
2007-04-02MIPS32R2 needs RDPGPR/WRPGPR instructions even when no shadow registersths1-2/+9
2007-04-02Build fix for 64bit machines. (This is still not correct mul/div handling.)ths1-6/+12
2007-04-01Actually enable 64bit configuration.ths8-38/+35
2007-04-01MIPS64 configurations.ths1-2/+0
2007-03-31Malta CBUS UART support.ths1-1/+1
2007-03-30Update mips TODO.ths1-5/+1
2007-03-30Fix typo, suggested by Ben Taylor.ths1-1/+1
2007-03-30Squash logic bugs while they are fresh...ths1-1/+0
2007-03-30Sanitize mips exception handling.ths5-73/+55
2007-03-24One more bit of mips CPU configuration, and support for early 4KEcths1-1/+23
2007-03-23Fix enough FPU/R2 support to get 24Kf going.ths5-26/+66
2007-03-21Move mips CPU specific initialization to translate_init.c.ths3-40/+61
2007-03-19Barf on branches/jumps in branch delay slots. Spotted by Stefan Weil.ths1-5/+13
2007-03-19Define gen_intermediate_code_internal as "static inline".ths1-2/+3
2007-03-19SPARC host fixes, by Ben Taylor.ths1-10/+0
2007-03-18Fix BD flag handling, cause register contents, implement some more bitsths2-4/+17
2007-03-18MIPS -cpu selection support, by Herve Poussineau.ths4-33/+104
2007-03-17Note FPU enable/disable issue.ths1-0/+2
2007-03-02MIPS Userland TLS register emulation, by Daniel Jacobowitz.ths3-0/+17
2007-02-28MIPS FPU dynamic activation, part 1, by Herve Poussineau.ths7-101/+65
2007-02-27Fix mips FPU emulation, 32 bit data types are allowed to use odd registers.ths2-30/+17
2007-02-20Replace TLSZ with TARGET_FMT_lx.ths5-43/+36
2007-02-18Fix sign-extension of VPN field in TLB, by Herve Poussineau.ths3-3/+3
2007-02-02Update MIPS TODO.ths1-4/+2
2007-02-02Sparc arm/mips/sparc register patch, by Martin Bochnig.ths1-0/+10
2007-01-24EBase is limited to KSEG0/KSEG1 even on 64bit CPUs.ths3-21/+6
2007-01-24Reworking MIPS interrupt handling, by Aurelien Jarno.ths4-51/+18
2007-01-23Implementing dmfc/dmtc.ths4-86/+1434
2007-01-22Update TODO.ths1-3/+4
2007-01-22Fix PageMask handling, second part.ths3-16/+36